

E-paper Display Series



**GDEM102F91** 

Dalian Good Display Co., Ltd.



# **Product Specifications**





| Customer    | Standard              |
|-------------|-----------------------|
| Description | 10.2" E-PAPER DISPLAY |
| Model Name  | GDEM102F91            |
| Date        | 2024/01/31            |
| Revision    | 1.0                   |

| Design Engineering |       |        |  |  |
|--------------------|-------|--------|--|--|
| Approval           | Check | Design |  |  |
| 宝刘印玉               | 燕修印凤  | 之印良    |  |  |

No.18, Zhonghua West ST, Ganjingzi DST, Dalian, CHINA

Tel: +86-411-84619565

Email: info@good-display.com Website: www.good-display.com



## **CONTENTS**

| 1.Over View                                       | 4  |
|---------------------------------------------------|----|
| 2.Features                                        | 4  |
| 3.Mechanical and Optical Specification            | 5  |
| 4.Mechanical Drawing of EPD module                | 6  |
| 5.Input/Output Pin Assignment                     | 7  |
| 6.Electrical Characteristics                      | 8  |
| 7.Command Table                                   | 13 |
| 8.Block Diagram                                   | 20 |
| 9. Typical Application Circuit with SPI Interface | 21 |
| 10.Typical Operating Sequence                     |    |
| 11.Reliability test                               | 24 |
| 12.Quality Assurance                              | 25 |
| 13.Matched Development Kit                        | 29 |
| 14. Handling, Safety and Environment Requirements | 30 |
| 15.Packaging                                      | 31 |
| 16.Precautions                                    | 32 |



### 1. Over View

The display GDEM102F91 is a 10.2-inch TFT active matrix electrophoretic display, featuring a well-designed interface and reference system. It boasts a resolution of 640×960 pixels, offering 1-bit grayscale with full display capabilities in black, white, red and yellow. Each panel is equipped with an integrated circuit that includes a gate buffer, source buffer, interface, timing control logic, oscillator, DC-DC converter, SRAM, look-up table (LUT), VCOM support, and border features.

#### 2. Features

- $\bullet$ 640×960pixels display
- ◆ High contrast High reflectance
- ◆Ultra wide viewing angle Ultra low power consumption
- ◆Pure reflective mode
- ♦Bi-stable display
- ◆Commercial temperature range
- ◆ Landscape portrait modes
- ◆ Hard-coat antiglare display surface
- ◆Ultra Low current deep sleep mode
- ◆On chip display RAM
- ◆ Waveform can stored in On-chip OTP or written by MCU
- ◆ Serial peripheral interface available
- ◆On-chip oscillator
- ◆On-chip booster and regulator control for generating VCOM, Gate and Source driving voltage
- ◆I<sup>2</sup>C signal master interface to read external temperature sensor
- ◆Built-in temperature sensor



## 3. Mechanical and Optical Specification

| Parameter                        | Specifications                           | Unit  | Remark  |
|----------------------------------|------------------------------------------|-------|---------|
| Screen Size 10.2                 |                                          | Inch  |         |
| Display Resolution 960(H)×640(V) |                                          | Pixel | DPI:113 |
| Active Area 215.52(H)×143.68(V)  |                                          | mm    |         |
| Pixel Pitch 0.2245×0.2245        |                                          | mm    |         |
| Pixel Configuration Rectangle    |                                          |       |         |
| Outline Dimension                | $224(H)\times157 (V)\times1.0\pm0.1 (D)$ | mm    |         |
| Weight                           | 62.2±0.5                                 | g     |         |

## 5 FOR JX 4 PIXEL SIZE: 0. 2245mmX0. 2245mm 3 RESOLUTION: 640gateX960source 2 DRIVER IC:SSD2677 I DISPLAY MODULE 10.2" ARRAY FOR EPD Confirmation: FRONT VIEW 3.00--215.52(A,A) SIDE VIEW .XXX=±0.20mm 0.12±0.03 .XX=±0.20mm TOLERANCES UNMARKED ANGLES±5° X=±0.4mm RoHS IL H GONG EPD 吴 JG CHEN PROJECT: APPR. JH LU IINU REV. mm Þ DATE 3RD ANGLE: PAGE CUST, P/N



### **5.Input/output Pin Assignment**

| No. | Name  | I/O | Description                                                                                                        | Remark    |
|-----|-------|-----|--------------------------------------------------------------------------------------------------------------------|-----------|
| 1   | NC    |     | Do not connect with other NC pins                                                                                  | Keep Open |
| 2   | GDR   | О   | N-Channel MOSFET Gate Drive Control                                                                                |           |
| 3   | RESE  | I   | Current Sense Input for the Control Loop                                                                           |           |
| 4   | NC    |     | Do not connect with other NC pins                                                                                  | Keep Open |
| 5   | VSH2  | С   | Positive Source driving voltage(Red)                                                                               |           |
| 6   | NC    |     | Do not connect with other NC pins                                                                                  |           |
| 7   | NC    |     | Do not connect with other NC pins                                                                                  |           |
| 8   | BS1   | I   | Bus Interface selection pin                                                                                        | Note 5-5  |
| 9   | BUSY  | О   | Busy state output pin                                                                                              | Note 5-4  |
| 10  | RES#  | I   | Reset signal input. Active Low.                                                                                    | Note 5-3  |
| 11  | D/C#  | I   | Data /Command control pin                                                                                          | Note 5-2  |
| 12  | CS#   | I   | Chip select input pin                                                                                              | Note 5-1  |
| 13  | SCL   | I   | Serial Clock pin (SPI)                                                                                             |           |
| 14  | SDA   | I/O | Serial Data pin (SPI)                                                                                              |           |
| 15  | VDDIO | P   | Power Supply for interface logic pins It should be connected with VCI                                              |           |
| 16  | VCI   | P   | Power Supply for the chip                                                                                          |           |
| 17  | VSS   | P   | Ground                                                                                                             |           |
| 18  | VDD   | С   | Core logic power pin VDD can be regulated internally from VCI. A capacitor should be connected between VDD and VSS |           |
| 19  | VPP   | P   | FOR TEST                                                                                                           | Keep Open |
| 20  | VSH1  | С   | Positive Source driving voltage                                                                                    |           |
| 21  | VGH   | С   | Power Supply pin for Positive Gate driving voltage and VSH1                                                        |           |
| 22  | VSL   | С   | Negative Source driving voltage                                                                                    |           |
| 23  | VGL   | С   | Power Supply pin for Negative Gate driving voltage VCOM and VSL                                                    |           |
| 24  | VCOM  | С   | VCOM driving voltage                                                                                               |           |



- I = Input Pin, O = Output Pin, I/O = Bi-directional Pin (Input/output), P = Power Pin, C = Capacitor Pin
- Note 5-1: This pin (CS#) is the chip select input connecting to the MCU. The chip is enabled for MCU communication only when CS# is pulled LOW.
- Note 5-2: This pin is (D/C#) Data/Command control pin connecting to the MCU in 4-wire SPI mode. When the pin is pulled HIGH, the data at SDA will be interpreted as data. When the pin is pulled LOW, the data at SDA will be interpreted as command.
- Note 5-3: This pin (RES#) is reset signal input. The Reset is active low.
- Note 5-4: This pin is Busy state output pin. When Busy is Low, the operation of chip should not be interrupted, command should not be sent. The chip would put Busy pin Low when -Outputting display waveform -Communicating with digital temperature sensor

Note 5-5: Bus interface selection pin

| BS1 State | MCU Interface                                          |
|-----------|--------------------------------------------------------|
| L         | 4-lines serial peripheral interface(SPI) - 8 bits SPI  |
| Н         | 3- lines serial peripheral interface(SPI) - 9 bits SPI |

### 6. Electrical Characteristics

6.1 Absolute Maximum Rating

| Parameter                | Symbol | Rating           | Unit |
|--------------------------|--------|------------------|------|
| Logic supply voltage     | VCI    | -0.5 to +4.0     | V    |
| Logic Input voltage      | VIN    | -0.5 to VCI +0.5 | V    |
| Logic Output voltage     | VOUT   | -0.5 to VCI +0.5 | V    |
| Operating Temp range     | TOPR   | 0 to +40         | °C.  |
| Storage Temp range       | TSTG   | -25 to+70        | °C.  |
| Optimal Storage Temp     | TST Go | 23±2             | °C.  |
| Optimal Storage Humidity | HST Go | 55±10            | %RH  |

#### Note:

- 1. Maximum ratings are those values beyond which damages to the device may occur. Functional operation should be restricted to the limits in the Panel DC Characteristics tables.
- 2. The storage time is within 10 days for  $-25^{\circ}\text{C} \sim 70^{\circ}\text{C}$ . The display screen should be kept white and face up.



### **6.2 Panel DC Characteristics**

The following specifications apply for: VSS=0V, VCI=3.0V, TOPR =23°C.

| Parameter                 | Symbol       | Condition                                                     | Applicab<br>le pin | Min.    | Тур.   | Max.    | Unit |
|---------------------------|--------------|---------------------------------------------------------------|--------------------|---------|--------|---------|------|
| Single ground             | Vss          | -                                                             |                    | -       | 0      | -       | V    |
| Logic supply voltage      | Vci          | -                                                             | VCI                | 2.3     | 3.0    | 3.6     | V    |
| Core logic voltage        | Vdd          |                                                               | VDD                | 2.3     | 3.0    | 3.6     | V    |
| High level input voltage  | VlH          | -                                                             | -                  | 0.8 VCI | -      | -       | V    |
| Low level input voltage   | VlL          | -                                                             | -                  | -       | -      | 0.2 VCI | V    |
| High level output voltage | VOH          | IOH = -100uA                                                  | -                  | 0.8 VCI | -      | -       | V    |
| Low level output voltage  | Vol          | IOL = lOOuA                                                   | -                  | -       | -      | 0.2 VCI | V    |
| Typical power             | Ртүр         | Vci =3.0V                                                     | -                  | -       | 66     | -       | mW   |
| Deep sleep mode           | PSTPY        | VCI =3.0V                                                     | -                  | -       | 0.0012 | -       | mW   |
| Typical operating current | Iopr VC<br>r | VCI =3.0V                                                     | -                  | -       | 22     | -       | mA   |
| Image update time         | -            | 23 °C                                                         | -                  | -       | 20     | -       | sec  |
| Deep sleep mode current   | Idslp Vc     | DC/DC off<br>No clock<br>No input load<br>Ram data not retain |                    | -       | 0.4    | -       | uA   |

Notes: 1. The typical power is measured with following transition from horizontal 4 scale pattern to vertical 4 scale pattern.



- 2. The deep sleep power is the consumed power when the panel controller is in deep sleep mode.
- 3. The listed electrical/optical characteristics are only guaranteed under the controller & waveform provided by Good Display.
- 4. Electrical measurement: Tektronix oscilloscope MDO3024,

  Tektronix current probe TCP0030A.



### 6.3 Panel AC Characteristics

### **6.3.1 MCU Interface Selection**

The pin assignment at different interface mode is summarized in Table 6-3-1. Different MCU mode can be set by hardware selection on BS1 pins. The display panel only supports 4-wire SPI or 3-wire SPI interface mode.

| Pin Name         | Data/Command Interface |     |     | Control Signa | 1    |
|------------------|------------------------|-----|-----|---------------|------|
| Bus interface    | SDA                    | SCL | CS# | D/C#          | RES# |
| BS1=L 4-wire SPI | SDA                    | SCL | CS# | D/C#          | RES# |
| BS1=H 3-wire SPI | SDA                    | SCL | CS# | L             | RES# |

Table 6-3-1: MCU interface assignment under different bus interface mode

### 6.3.2 MCU Serial Interface (4-wire SPI)

The serial interface consists of serial clock SCL, serial data SDA, D/C#, CS#. This interface supports Write mode and Read mode.

| Function      | CS# | D/C# | SCL      |
|---------------|-----|------|----------|
| Write command | L   | L    | 1        |
| Write data    | L   | Н    | <b>↑</b> |

Table 6-3-2: Control pins of 4-wire Serial Peripheral interface

Note: \( \) stands for rising edge of signal

Figure 6-3-1: 4-wire SPI mode





### 6.3.3 MCU Serial Interface (3-wire SPI)

| Function      | CS# | D/C# | SCL      |
|---------------|-----|------|----------|
| Write command | L   | Tie  | <b>†</b> |
| Write data    | L   | Tie  | <b>↑</b> |

Table 6-3-3: Control pins of 4-wire Serial Peripheral interface

Note: ↑ stands for rising edge of signal

Figure 6-3-2: 3-wire SPI mode





### **6.3.4 Interface Timing**



**Serial Interface Timing Characteristics** 

| Symbol       | Parameter                   | Min | Тур | Max | Unit |
|--------------|-----------------------------|-----|-----|-----|------|
| tcss         | CSB select setup time       | TBD |     |     | ns   |
| <b>t</b> scн | CSB select hold time        | TBD |     |     | ns   |
| tscc         | CSB deselect setup time     | TBD |     |     | ns   |
| tchw         | CSB deselect hold time      | TBD |     |     | ns   |
| tscycw       | Serial clock cycle (Write)  | TBD |     |     | ns   |
| <b>t</b> shw | SCL "H" pulse width (Write) | TBD |     |     | ns   |
| tslw         | SCL "L" pulse width (Write) | TBD |     |     | ns   |
| tscycL       | Serial clock cycle (Read)   | TBD |     |     | ns   |
| <b>t</b> shr | SCL "H" pulse width (Read)  | TBD |     |     | ns   |
| tslr         | SCL "L" pulse width (Read)  | TBD |     | ß   | ns   |
| tsps         | Data setup time             | TBD |     |     | ns   |
| tspн         | Data hold time              | TBD |     |     | ns   |
| tacc         | Access time                 |     |     | TBD | ns   |
| tон          | Output disable time         | TBD |     |     | ns   |



### 7. Command Table

| R/W# | DC | Hex | D7             | D6 | D5             | D4 | D3             | D2             | D1             | D0 | Command | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------|----|-----|----------------|----|----------------|----|----------------|----------------|----------------|----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | 0  | 00  | 0              | 0  | 0              | 0  | 0              | 0              | 0              | 0  | PSR     | Panel Setting Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 0    | 1  |     | A <sub>7</sub> | As | A <sub>5</sub> | 0  | Аз             | A <sub>2</sub> | A <sub>1</sub> | Ao | ð       | A[7:0] = 0Fh [POR]<br>B[7:0] = 09h [POR]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 0    | 1  |     | B <sub>7</sub> | Be | B6             | B4 | B <sub>3</sub> | B <sub>2</sub> | B <sub>1</sub> | Bo |         | A[7:6] ~ RES[1:0] Display Resolution setting (source x gate) 00b: 960 x 680 (Default) 01b: 960 x 672 10b: 960 x 640 11b: 880 x 528  A[3] ~ UD Gate Scan Direction: 0: Scan down. First line to Last line: Gn-1 G0 1: Scan up. (Default) First line to Last line: G0 Gn-1  A[2] ~ SHL Source Shift Direction: 0: Shift left. First data to Last data: Sn-1 S0 1: Shift right. (Default) First data to Last data: S0 Sn-1  A[1] ~ SHD_N Booster and Regulator Switch: 0: PON / POF command will not execute 1: PON / POF command will execute (Default)  A[0] ~ RST_N Soft Reset: 0: The controller is reset. Reset all registers to their defaul value. Driver all function will be disabled. 1: Normal operation (Default). BUSY_N signal will become "0" until Soft reset is finished. |



| 0 | 0 | 01 | 0 | 0 | 0 | 0 | 0 | 0              | 0              | 1  | PWR | Power setting F<br>A[5:0] = 07h [P<br>B[7:0] = F0h [P | OR]                                             |
|---|---|----|---|---|---|---|---|----------------|----------------|----|-----|-------------------------------------------------------|-------------------------------------------------|
| 0 | 1 |    | 0 | 0 | 0 | 0 | 0 | A <sub>2</sub> | A <sub>1</sub> | Αo | 1   | A[2:0] = 111 [P                                       | OR]                                             |
| 0 | 1 |    | 1 | 1 | 1 | 1 | 0 | 0              | B <sub>1</sub> | Bo |     | B[1:0] ~ VGPN<br>Internal VGH /                       | [1:0]<br>VGL Voltage Level Selection:           |
|   |   |    |   |   |   |   |   |                |                |    |     | VGPN [1:0]                                            | Gate Voltage Level                              |
|   |   |    |   |   |   |   |   |                |                |    |     | 00                                                    | VGH=20V,VGL=-20V (Default)<br>VSH=15V, VSL=-15V |
|   |   |    |   |   |   |   |   |                |                |    |     | 01                                                    | VGH=17V ,VGL=-17V<br>VSH=15V ,VSL=-15V          |
|   |   |    |   |   |   |   |   |                |                |    |     | 10                                                    | VGH=15V,VGL=-15V<br>VSH=15V, VSL=-15V           |
|   |   |    |   |   |   |   |   |                |                |    |     | 11                                                    | Reserved.                                       |
|   |   |    |   |   |   | 3 |   |                | 70             |    |     |                                                       |                                                 |

| R/W# | DC | Hex | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Command | Description                                                                                                                                                                                                                                                                                                                                                 |
|------|----|-----|----|----|----|----|----|----|----|----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | 0  | 02  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  | POF     | Power OFF Command Register                                                                                                                                                                                                                                                                                                                                  |
| 0    | 1  | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |         | After power off command, driver will power off based on the Power OFF Sequence, then BUSY_N signal will become "0".  The Power OFF command will turn off DCDC, source driver, gate driver, VCOM driver, temperature sensor, but register and SRAM data will keep until VDD off.  SD output will base on previous condition.  *Remark: POF works at PON only |
| 0    | 0  | 04  | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 0  | PON     | Power ON Command Register After the Power ON command, driver will power on based on the Power ON Sequence. After power on command and all power sequence are ready, then BUSY_N signal will become "1".  * Remark: PON Include booster on, VSHx/VSLx regulator on With default BTST, timing is >80ms                                                        |



| 0 | 0    | 06 | 0    | 0              | 0              | 0              | 0                     | 1              | 1              | 0              | BTST | VGH Booster Soft Start Setting Register (for VGH)                                                                                                                                                                                                                                                                                                                                                                                      |
|---|------|----|------|----------------|----------------|----------------|-----------------------|----------------|----------------|----------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0 | 1    |    | 0    | 0              | 0              | 0              | Аз                    | A <sub>2</sub> | A <sub>1</sub> | Αo             |      | A[6:0] = 0Fh [POR]                                                                                                                                                                                                                                                                                                                                                                                                                     |
| ) | 1    |    | 1    | Be             | B <sub>5</sub> | B <sub>4</sub> | Вз                    | B <sub>2</sub> | Bı             | Bo             | 4    | B[6:0] = 8Bh [POR]                                                                                                                                                                                                                                                                                                                                                                                                                     |
| ) | 1    |    | 1    | Ce             | C <sub>5</sub> | C <sub>4</sub> | C <sub>3</sub>        | C <sub>2</sub> | C <sub>1</sub> | Co             | 4    | C[6:0] = 93h [POR]                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 3 | 1    |    | 1    | De             | D <sub>5</sub> | D <sub>4</sub> | D <sub>3</sub>        | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> | -1   | D[6:0] = A1h [POR]                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 0 | f(b) |    | W. 1 | D <sub>6</sub> | D <sub>5</sub> | U4             | <i>D</i> <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | Do             |      | A[3:2] ~ T_VGHSSA [1:0] = 11 (Default) VGH booster soft start Phase A duration A[1:0] ~ T_VGHSSB [1:0] = 11 (Default) VGH booster soft start Phase B duration                                                                                                                                                                                                                                                                          |
|   |      |    |      |                |                |                |                       |                |                |                |      | Soft Start Phase Period (ms)                                                                                                                                                                                                                                                                                                                                                                                                           |
|   |      |    |      |                |                |                |                       |                |                |                |      | 00 10                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|   |      |    |      |                |                |                |                       |                |                |                |      | 01 20                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|   |      |    |      |                |                |                |                       |                |                |                |      | 10 30                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|   |      |    |      |                |                |                |                       |                |                |                |      | 11 40                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|   |      |    |      |                |                |                |                       |                |                |                |      | VGH Phase A Driving Strength C[6:4] ~ VGHSSB_DRV [2:0], = 001 (Default) VGH Phase B Driving Strength D[6:4] ~ VGHSSC_DRV [2:0] = 001 (Default) VGH Phase C Driving Strength  000~011 for Driving Strength 0~3. Others are reserved B[3:0] ~ VGHSSA_OFFT[ [3:0], = 1011 (Default) VGH Phase A Minimum OFF Time C[3:0] ~ VGHSSB_OFFT[ [3:0], = 0011 (Default) VGH Phase B Minimum OFF Time D[3:0] ~ VGHSSC_OFFT[ [3:0], = 0011 (Default) |
|   |      |    |      |                |                |                |                       |                |                |                |      | VGH Phase C Minimum OFF Time  0000~1111 for Minimum OFF Time (setting) OFFH0 to OFFHF.                                                                                                                                                                                                                                                                                                                                                 |



| R/W# | DC | Hex | D7                                      | D6          | D5                                      | D4          | D3      | D2          | D1       | D0          | Command | Description                                                                                                                                                                                                                                                                             |  |  |
|------|----|-----|-----------------------------------------|-------------|-----------------------------------------|-------------|---------|-------------|----------|-------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 0    | 0  | 07  | 1                                       | 0           | 0                                       | 0           | 0       | 1           | 1 0      | 1           | DSLP    | Deep Sleep Register This command makes the chip enter the deep-sleep mode. The deep sleep mode could return to stand-by mode by hardware reset assertion. The only one parameter is a check code, the command would be executed if check code is A5h.                                   |  |  |
| 0    | 0  | 17  | 0                                       | 0           | 0                                       |             |         |             | l a      | -           | AUTO    | A.A. Commerce Desirator                                                                                                                                                                                                                                                                 |  |  |
| 0    | 0  | 17  | 0                                       | 0           | 0                                       | 1           | 0       | 1           | 1        | 1           | AUTO    | Auto Sequence Register                                                                                                                                                                                                                                                                  |  |  |
| 0    | 1  | N.  | A7                                      | A8          | A5                                      | A4          | Аз      | A2          | Aı       | Ao          |         | This command makes the chip enter the auto sequence Single-chip application ONLY. Auto Sequence Option 0xA5: Start Auto Sequence (PON > DRF > POF) 0xA7: Start Auto Sequence (PON > DRF > POF > DSLP). Others: No effect BUSY_N signal will become "0" until Auto Sequence is finished. |  |  |
| 0    | 0  | 10  | 0                                       | 0           | 0                                       | 1           | 0       | 0           | 0        | 0           | DTM     | Data Start transmission Register                                                                                                                                                                                                                                                        |  |  |
| -    |    | 10  |                                         |             | per                                     |             |         | 1           |          |             |         | This command indicates that user starts to transmit data.                                                                                                                                                                                                                               |  |  |
| 0    | 1  |     | 20000                                   | xel1<br>:0] | KPi                                     | xel2<br>:0] |         | xel3<br>:0] | 1        | xel4<br>:0] |         | Then write to SRAM. While complete data transmission, user must send a Data Refresh command (R12H). Then the chip will start to send data/VCOM for panel.                                                                                                                               |  |  |
| 3    |    |     |                                         |             |                                         |             |         |             |          |             |         | the crip will start to send data/ voolvi for paner.                                                                                                                                                                                                                                     |  |  |
| 0    | 1  |     | 1000 T 90                               | ixel        | 100000000000000000000000000000000000000 | ixel        | 32/5550 | ixel        | 97,516.5 | ixel        |         | KPixel[1:0] Source Driver Output                                                                                                                                                                                                                                                        |  |  |
|      |    |     | 0.0000000000000000000000000000000000000 | 1-3)        | 10000                                   | 1-2)        | 1000000 | 1-1)        | 2000     | M)          |         | DDX=1                                                                                                                                                                                                                                                                                   |  |  |
| -    |    |     | [1                                      | :0]         | [1                                      | :0]         |         | :0]         | [1       | :0]         |         | (Default)                                                                                                                                                                                                                                                                               |  |  |
|      |    |     |                                         |             |                                         |             |         |             |          |             |         | 00b Gray 0                                                                                                                                                                                                                                                                              |  |  |
|      |    |     |                                         |             |                                         |             |         |             |          |             |         | 01b Gray 1                                                                                                                                                                                                                                                                              |  |  |
|      |    |     |                                         |             |                                         |             |         |             |          |             |         | 10b Gray 2                                                                                                                                                                                                                                                                              |  |  |
|      |    |     |                                         |             |                                         |             |         |             |          |             |         | 11b Gray 3                                                                                                                                                                                                                                                                              |  |  |
|      |    |     |                                         |             |                                         |             |         | •           |          |             |         | After issue this command, the host must send at least 1 byte data to the device.                                                                                                                                                                                                        |  |  |
| _ 1  | _  | 40  |                                         | 6           | _                                       | 1 4         |         |             |          |             | DDE.    | D. J. D. L. O. J. D. L.                                                                                                                                                                                                                                                                 |  |  |
| 0    | 0  | 12  | 0                                       | 0           | 0                                       | 1           | 0       | 0           | 1        | 0           | DRF     | Display Refresh Command Register                                                                                                                                                                                                                                                        |  |  |
| 0    | 1  |     | 0                                       | 0           | 0                                       | 0           | 0       | 0           | 0        | 0           |         | After this command is issued, driver will refresh display (data/VCOM) according to SRAM data and LUT. LUT can define DCVCOM/ACVCOM.  After Display Refresh command, BUSY_N signal will become "0" until display update is finished.                                                     |  |  |



| 0 | 0 | 40 | 0              | 1              | 0              | 0              | 0              | 0              | 0              | 0              | TSC | Temperature Sensor Command Register                                                                                                                                                       |
|---|---|----|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 | 1 |    | A <sub>7</sub> | A <sub>6</sub> | A <sub>5</sub> | A <sub>4</sub> | A <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> |     | This command enables internal temperature sensor. BUSY_N will go low during temperature sensor is under operation. Then the temperature value can be read in 1degC step A[7:0] ~ TS [7:0] |
|   |   |    |                |                |                |                |                |                |                |                |     | TS [7:0] Return Value(degC)                                                                                                                                                               |
|   |   |    |                |                |                |                |                |                |                |                |     | E7h -25                                                                                                                                                                                   |
|   |   |    |                |                |                |                |                |                |                |                |     |                                                                                                                                                                                           |
|   |   |    |                |                |                |                |                |                |                |                |     | FFh -1                                                                                                                                                                                    |
|   |   |    |                |                |                |                |                |                |                |                |     | 00h 0                                                                                                                                                                                     |
|   |   |    |                |                |                |                |                |                |                |                |     | 01h 1                                                                                                                                                                                     |
|   |   |    |                |                |                |                |                |                |                |                |     |                                                                                                                                                                                           |
|   |   |    |                |                |                |                |                |                |                |                |     | 19h 25                                                                                                                                                                                    |
|   |   |    |                |                |                |                |                |                |                |                |     | TOTAL BOX                                                                                                                                                                                 |
|   |   |    |                |                |                |                |                |                |                |                |     | 31h 49                                                                                                                                                                                    |
|   |   |    |                |                |                |                |                |                |                |                |     | 32h 50                                                                                                                                                                                    |

| /W# | DC | Hex | D7             | D6             | D5             | D4             | D3             | D2             | D1             | D0             | Command | ommand Description                                      |  |  |  |  |
|-----|----|-----|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|---------|---------------------------------------------------------|--|--|--|--|
| 0   | 0  | 50  | 0              | 1              | 0              | 1              | 0              | 0              | 0              | 0              | CDI     | A[7:0] = 97h [POR]                                      |  |  |  |  |
| 0   | 1  | 50  | A <sub>7</sub> | As             | A <sub>5</sub> | 0              | 0              | 0              | 0              | 0              | CDI     |                                                         |  |  |  |  |
| U   | 1  |     | A <sub>7</sub> | A6             | A <sub>5</sub> | U              | U              | U              | U              | U              |         | A[7:5]~VBD [2:0]<br>Border Output Selection:            |  |  |  |  |
|     |    |     |                |                |                |                |                |                |                |                |         | DDX=1                                                   |  |  |  |  |
|     |    |     |                |                |                |                |                |                |                |                |         | VBD[2:0] LUT (Default)                                  |  |  |  |  |
|     |    |     |                |                |                |                |                |                |                |                |         | 000 Gray 0                                              |  |  |  |  |
|     |    |     |                |                |                |                |                |                |                |                |         | 001 Gray 1                                              |  |  |  |  |
|     |    |     |                |                |                |                |                |                |                |                |         | 010 Gray 2                                              |  |  |  |  |
|     |    |     |                |                |                |                |                |                |                |                |         | 011 Gray 3                                              |  |  |  |  |
|     |    |     |                |                |                |                |                |                |                |                |         | 100 HIZ(Default)                                        |  |  |  |  |
| 0   | 0  | 61  | 0              | 1              | 1              | 0              | 0              | 0              | 0              | 1              | TRES    | Resolution setting Register                             |  |  |  |  |
| U   | U  | 01  | U              | - 29           | 34             | U              | U              | U              | U              | 1.             | IKES    | This command defines alternative resolution             |  |  |  |  |
| 0   | 1  |     | 0              | 0              | 0              | 0              | 0              | 0              | Ag             | Aa             |         | A[7:0] ~ HRES[9:0]                                      |  |  |  |  |
| 0   | 1  |     | - 27 (-)       | 1000           | 357411         | 55745          | 08774          | 10000          | 100,000        | 35.00          | *       | Horizontal Display Resolution                           |  |  |  |  |
| 0   | 1  |     | A <sub>7</sub> | A <sub>6</sub> | A <sub>5</sub> | A <sub>4</sub> | A <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | •       | Remark: Horizontal resolution should be 4-multiple.     |  |  |  |  |
| 0   | 1  | -   | B <sub>7</sub> | Be             | B <sub>5</sub> | B <sub>4</sub> | B <sub>3</sub> | B <sub>2</sub> | B <sub>1</sub> | Bo             | 1       | B[8:0] ~ VRES[9:0]                                      |  |  |  |  |
|     | 38 |     | D/             | Do             | D <sub>0</sub> | D4             | D3             | D2             | Di             | Du             |         | Vertical Display Resolution                             |  |  |  |  |
|     |    |     |                |                |                |                |                |                |                |                |         | e.g. HRES= 3C0h, VRES= 2A8h                             |  |  |  |  |
|     |    |     |                |                |                |                |                |                |                | /              |         | UD,SHL Source and gate sequence                         |  |  |  |  |
|     |    |     |                |                |                |                |                |                |                |                |         | 00 S679,G959 to S0,G0                                   |  |  |  |  |
|     |    |     |                |                |                |                |                |                |                |                |         | 01 S0, G959 to S679,G0                                  |  |  |  |  |
|     |    |     |                |                |                |                |                |                |                |                |         | 10 S679,G0 to S0, G959                                  |  |  |  |  |
|     |    |     |                |                |                |                |                |                |                |                |         | 11 S0,G0 to S679, G295                                  |  |  |  |  |
|     |    |     |                |                |                |                |                |                |                |                |         | Remark:                                                 |  |  |  |  |
|     |    |     |                |                |                |                |                |                |                |                |         | Both PSR.RES & TRES command can set panel               |  |  |  |  |
|     |    |     |                |                |                |                |                |                |                |                |         | resolution. Priority will be given to the last received |  |  |  |  |
|     |    |     |                |                |                |                |                |                |                |                |         | PSR or TRES command.                                    |  |  |  |  |
|     |    |     |                |                |                |                |                |                |                |                |         | 2) VRES[8:0] >= 120                                     |  |  |  |  |
|     |    |     |                |                |                | - 5            |                | 14             | L              | L              | 46<br>  | <u></u>                                                 |  |  |  |  |
| 0   | 0  | 70  | 0              | 1              | 1              | 1              | 0              | 0              | 0              | 0              | REV     | Chip Revision Register                                  |  |  |  |  |
| 1   | 1  |     | Α7             | A6             | A5             | A4             | Аз             | A <sub>2</sub> | A <sub>1</sub> | Ao             |         | The command is to read the ID<br>A[7:0] = 07h [POR]     |  |  |  |  |



| R/W# | DC | Hex | D7 | D6 | D5 | D4 | D3             | D2 | D1 | D0 | Command | Description                                                                                                                                                                                                                                                                                                                                                                            |
|------|----|-----|----|----|----|----|----------------|----|----|----|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | 0  | 80  | 1  | 0  | 0  | 0  | 0              | 0  | 0  | 0  | AMV     | Auto Measurement VCOM Register This command implements related VCOM sensing setting A[7:0] = 00h [POR]                                                                                                                                                                                                                                                                                 |
| 0    | 1  |     | A7 | As | As | A4 | 0              | 0  | 0  | Ao |         | A[7:6] ~ P[1:0] Number of sensing Points 00: 2 (Default) 01: 4 10: 8 11: 16  A[5:4] ~AMVT[1:0] Auto Measure Vcom Time: Sensing Time 00: 5 sec. (Default) 01: 10 sec. 10: 15 sec. 11: 20 sec.  A[0] ~ AMVE Auto Measure Vcom Enable (/Disable): 0: Disabled (Default) 1: Enabled Requirement: 1) AMV works at PON only 2) BUSY_N signal will become "0" until Vcom sensing is finished. |
| 0    | 0  | 81  | 1  | 0  | 0  | 0  | 0              | 0  | 0  | 1  | VV      | Auto Measurement VCOM Register This command gets the Vcom value after AMV.                                                                                                                                                                                                                                                                                                             |
| 1    | 1  |     | 1  | 0  | A5 | A4 | A <sub>3</sub> | A2 | Aı | Ao |         | A[5:0] ~ VV[5:0]:  Vcom read Value , valid range from -0.2V to -4.0V.  VV[5:0] Vcom read value  00h Reserved  04h -0.2V  08h -0.4V  0Ch -0.6V  10h -0.8V  50h -4.0V  others Reserved                                                                                                                                                                                                   |



| 0 | 0 | 82 | 1  | 0  | 0  | 0  | 0  | 0  | 1 | 0 | VDCS | VCM_DC Sett<br>This command<br>A[7:0] = 00h [I  | d sets VCOM_DC value                                                                                         | i,      |
|---|---|----|----|----|----|----|----|----|---|---|------|-------------------------------------------------|--------------------------------------------------------------------------------------------------------------|---------|
| 0 | 1 |    | A7 | Ав | As | A4 | A3 | A2 | 0 | 0 |      | 0: Disable (De<br>1: Enable, VC<br>A[6:0] ~ VDC | /DCS after RESET. efault), auto load from C<br>OM value from the VDC<br>S[6:0]:<br>etting, 0.2V step from -0 | CS[6:0] |
|   |   |    |    |    |    |    |    |    |   |   |      | others                                          | Reserved                                                                                                     |         |

| R/ <b>W</b> # | DC                                                                                                                                                                                                      | Hex | D7             | D6             | D5             | D4             | D3             | D2                                                                                                                                                                                                                                                       | D1             | D0             | Command | Description                                                                                                                                                                                                                                                                         |
|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------|----------------|----------------|----------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0             | 0                                                                                                                                                                                                       | 90  | 1              | 0              | 0              | 1              | 0              | 0                                                                                                                                                                                                                                                        | 0              | 0              | PGM     | Program Mode This command is to set OTP program mode After this command is issued, the chip would enter the program mode. After the programming procedure completed, a hardware reset is necessary for leave the program mode  BUSY_N signal will become 0 until PGM mode is ready. |
| 0             | 0                                                                                                                                                                                                       | 91  | 1              | 0              | 0              | 1              | 0              | 0                                                                                                                                                                                                                                                        | 0              | 1              | APG     | Active Program This command is to execute OTP program After this command is issued, the chip would program the OTP. BUSY_N signal will become 0 until the programming is completed. Requirement: In PON mode with internal programming power.                                       |
| 0             | n                                                                                                                                                                                                       | 92  | 1              | n              | n              | 1              | n              | 0                                                                                                                                                                                                                                                        | 1              | n              | ROTP    | Read OTP Data                                                                                                                                                                                                                                                                       |
| 1             | 1 1 1st ~ dummy 2nd ~ N+1th Parameter  This command is to read the OTP content The 1st byte read is dummy byte. The 2nd byte read is the content of Addres The N+1th byte read is the content of Addres |     |                |                |                |                |                | This command is to read the OTP content from SRAM.  The 1st byte read is dummy byte. The 2nd byte read is the content of Address 0 in OTP The N+1th byte read is the content of Address n in OTP After issue this command, the host must read at least 1 |                |                |         |                                                                                                                                                                                                                                                                                     |
| 0             | 0                                                                                                                                                                                                       | E3  | 1              | 1              | 1              | 0              | 0              | 0                                                                                                                                                                                                                                                        | 1              | 1              | PWS     | Power Saving Register                                                                                                                                                                                                                                                               |
| 0             | 1                                                                                                                                                                                                       |     | A <sub>7</sub> | A <sub>δ</sub> | A <sub>5</sub> | A <sub>4</sub> | A <sub>3</sub> | A <sub>2</sub>                                                                                                                                                                                                                                           | A <sub>1</sub> | A <sub>0</sub> |         | This command is sets for saving power VCOM/Source power saving during display refresh period.  A[7:0] = 65h [POR]                                                                                                                                                                   |



### 8.Block Diagram



### 9. Typical Application Circuit with SPI Interface





### 10. Typical Operating Sequence

### 10.1 LUT from OTP Operation Flow





### 10.2 OTP Operation Reference Program Code





### 11. Reliability Test

| NO | Test items                                   | Test condition                                                              |
|----|----------------------------------------------|-----------------------------------------------------------------------------|
| 1  | Low-Temperature<br>Storage                   | T = -25°C, 500 h<br>Test in white pattern                                   |
| 2  | High-Temperature<br>Storage                  | T=60°C, RH=35%, 500h<br>Test in white pattern                               |
| 3  | High-Temperature Operation                   | T=50°C, RH=30%, 500h                                                        |
| 4  | Low-Temperature Operation                    | 0°C, 500h                                                                   |
| 5  | High-Temperature,<br>High-Humidity Operation | T=40°C, RH=90%, 500h                                                        |
| 6  | High-Temperature,<br>High-Humidity Storage   | T=60°C, RH=80%, 500h Test in white pattern                                  |
| 7  | Temperature Cycle                            | 1 cycle:[-25°C 30min]→[+60 °C 30 min] : 100 cycles<br>Test in white pattern |

Note: 1. Stay white pattern for storage and non-operation test.

- 2. Operation is black→white→red→yellow pattern, the interval is 150s.
- 3. Put in 20°C--25°C for 1hour after test finished, The function ,appearance and display performance is OK.



### 12.Quality Assurance

#### 12.1 Environment

Temperature:  $18\sim28^{\circ}$ C Humidity:  $40\%\sim70\%$ RH

#### 12.2 Illuminance

Brightness:800  $\sim$  1500LUX;Angle:Relate 45  $\pm$  5°surround;Function check when 150  $\sim$  200 LUX visual distance module surface 30CM

### 12.3 Inspect method



### 12.4 Display area



### 12.5 Ghosting test method

Four-color ghosting is measured with following transition from horizontal 4 scale pattern to vertical 4 scale pattern. The listed optical characteristics are only guaranteed under the controller & waveform provided by Good Display



- 1) Measurement Instruments: X-rite i1Pro
- 2) Ghosting formula:

 $W \ ghosting: \ \Delta E=Max \ (\Delta \ Eab(Y-W, R-W), \Delta \ Eab(Y-W, W-W), \Delta \ Eab(Y-W, B-W), \Delta \ Eab(R-W, W-W), \Delta \ Eab(R-W, B-W), \Delta \ Eab(W-W, B-W))$ 

K ghosting:  $\Delta$ E= Max ( $\Delta$  Eab(Y-B, R-B),  $\Delta$  Eab(Y-B, W-B),  $\Delta$  Eab(Y-B, B-B),  $\Delta$  Eab(R-B, W-B),  $\Delta$  Eab(R-B, B-B),  $\Delta$ 

 $R \ ghosting: \ \Delta E= Max \ (\Delta \ Eab(Y-R, R-R), \Delta \ Eab(Y-R, W-R), \Delta \ Eab(Y-R, B-R), \Delta \ Eab(R-R, W-R), \Delta \ Eab(R-R, B-R), \Delta$ 

Y ghosting:  $\Delta E= Max (\Delta Eab(Y-Y, R-Y), \Delta Eab(Y-Y, W-Y), \Delta Eab(Y-Y, B-Y), \Delta Eab(R-Y, W-Y), \Delta Eab(R-Y, B-Y), \Delta Eab(R-Y, B-Y))$ 



### 12.6 Inspection standard

12.6.1 Electric inspection standard

| NO. | Item                                                    | Standard                                                                                                                                                            | Defect<br>level | Method                     | Scope            |  |
|-----|---------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------------------|------------------|--|
| 1   | Display                                                 | Clear display Display complete<br>Display uniform                                                                                                                   | MA              |                            |                  |  |
| 2   | Black/White<br>spots                                    | $D \le 0.3$ mm, negligible $0.3$ mm $< D \le 0.5$ mm, $N \le 5$ , Allowed $0.5$ mm $<$ D Not Allow                                                                  |                 | Visual<br>inspection       |                  |  |
| 3   | Black/White lines<br>(No switch)                        | L $\leq$ 1.0mm,W $\leq$ 0.15mm<br>negligible<br>1.0mm < L $\leq$ 4.0mm<br>0.15mm < W $\leq$ 0.5mm<br>N $\leq$ 4 allowable<br>L > 4.0mm ,W > 0.5mm is not<br>allowed | MI              | Visual/<br>Inspection card | Zone A           |  |
| 4   | Ghost image                                             | Allowed in switching process                                                                                                                                        | MI              | Visual inspection          |                  |  |
| 5   | Flash dot /<br>Multilateral                             | Flash points are allowed when switching screens Multilateral colors outside the frame are allowed for fixed screen time                                             | MI              | Visual/<br>Inspection card | Zone A<br>Zone B |  |
| 6   | Segmented display                                       | Selection segments are all displayed, and other segments are not displayed after the selection segment.                                                             | MA              | Visual inspection          | Zone A           |  |
| 7   | Short circuit/<br>Circuit break/<br>Abnormal<br>Display | Not Allow                                                                                                                                                           |                 | -                          | Zone A           |  |



12.6.2 Appearance inspection standard

| NO. | Item                                              | Standard                                                                                                                                                                                                            | Defect<br>level | Method                 | Scope              |
|-----|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------------|--------------------|
| 1   | B/W spots<br>/Bubble/<br>Foreign bodies/<br>Dents | D $\leq$ 0.3mm, Allowed<br>0.3mm $<$ D $\leq$ 0.5mm, N $\leq$ 5<br>D $>$ 0.5mm, Not Allow                                                                                                                           | MI              | Visual inspection      | Zone A             |
| 2   | Glass crack                                       | Not Allow                                                                                                                                                                                                           | MA              | Visual<br>/ Microscope | Zone A<br>Zone B   |
| 3   | Dirty                                             | Allowed if can be removed                                                                                                                                                                                           | MI              |                        | Zone A<br>Zone B   |
| 4   | Chips/Scratch/<br>Edge crown                      | X≤3mm,Y≤0.5mm,t= not counted, and without affecting the electrode, permissible  X≤2mm or Y≤2mm, t= not counted.and without affecting the electrode, permissible  W≤0.1mm,L≤5mm without affecting the electrode, n≤2 | MI              | Visual<br>/ Microscope | Zone A<br>Zone B   |
| 5   | TFT Cracks                                        | Not Allow                                                                                                                                                                                                           | MA              | Visual<br>/ Microscope | Zone A<br>Zone B   |
| 6   | Dirty/ foreign<br>body                            | Allowed if can be removed/ allow                                                                                                                                                                                    | MI              | Visual<br>/ Microscope | Zone A /<br>Zone B |
| 7   | FPC broken/ FPC oxidation / scratch               | Not Allow                                                                                                                                                                                                           | MA              | Visual<br>/ Microscope | Zone B             |



| 8  | B/W Line                                               | L≤1.0mm,W≤0.15mm negligible 1.0mm < L≤4.0mm 0.15mm < W≤0.5mm N≤4 allowable L > 4.0mm,W > 0.5mm is not allowed                                                                           | MI | Visual / Ruler            | Zone B           |
|----|--------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|---------------------------|------------------|
| 9  | TFT edge bulge<br>/TFT chromatic<br>aberration         | TFT edge bulge:  X≤3mm, Y≤0.3mm Allowed  TFT chromatic aberration :Allowed                                                                                                              | MI | Visual<br>/<br>Microscope | Zone A<br>Zone B |
| 10 | Electrostatic point                                    | D≤0.25mm, allow 0.25mm < D≤0.4mm, n≤4 allow D > 0.4mm is not allowed (n≤8 items are allowed within 5 mm in diameter)                                                                    | MI | Visual<br>/ Microscope    | Zone A           |
| 11 | PCB damaged/<br>Poor welding/<br>Curl                  | PCB (Circuit area) damaged Not<br>Allow<br>PCB Poor welding Not Allow<br>PCB Curl≤1%                                                                                                    | MI | Visual<br>/ Ruler         |                  |
| 12 | Edge glue height/<br>Edge glue bubble                  | Edge Adhesives H≤PS surface (Including protect film) Edge adhesives seep in≤1/2 Margin width Length excluding Edge adhesives bubble: bubble Width ≤1/2 Margin width; Length ≤5.0mm₀ n≤5 | MI |                           | Zone B           |
| 13 | Protect film                                           | Surface scratch but not effect protect function, Allow                                                                                                                                  | MI | Visual<br>Inspection      | Zone B           |
| 14 | Silicon glue                                           | Thickness≤PS surface(With protect film): Full cover the IC; Shape: The width on the FPC≤0.5mm (Front) The width on the FPC≤1.0mm (Back) smooth surface, No obvious raised.              | MI | Visual<br>Inspection      |                  |
| 15 | Warp degree (TFT substrate)                            | FPL t≤1.5mm                                                                                                                                                                             | MI | Ruler                     |                  |
| 16 | Color difference in<br>COM area (Silver<br>point area) | Allowed                                                                                                                                                                                 |    | Visual<br>Inspection      |                  |



### 13. Matched Development Kit

Our Development Kit designed for SPI E-paper Display aims to help users to learn how to use E-paper Display more easily. It can refresh black-white E-paper Display, three-color (black, white and red/Yellow) E-paper Display and four-color(black, white, red and yellow) Good Display's E-paper Display. And it is also added the functions of USB serial port, FLASH c hip, font chip, current detection ect.

Development Kit consists of the development board and the pinboard. Supported development platforms include STM32, ESP32, ESP8266, Arduino UNO, etc. More details, please click to the following links:

STM32 https://www.good-display.com/product/219.html

ESP32 https://www.good-display.com/product/338.html

ESP8266 https://www.good-display.com/product/220.html

Arduino UNO https://www.good-display.com/product/222.html



### 14. Handling, Safety and Environmental Requirements

#### WARNING

The display glass may break when it is dropped or bumped on a hard surface. Handle with care. Should the display break, do not touch the electrophoretic material. In case of contact with electrophoretic material, wash with water and soap.

#### **CAUTION**

The display module should not be exposed to harmful gases, such as acid and alkali gases, which corrode electronic components.

Disassembling the display module can cause permanent damage and invalidate the warranty agreements.

Observe general precautions that are common to handling delicate electronic components. The glass can break and front surfaces can easily be damaged. Moreover the display is sensitive to static electricity and other rough environmental conditions.

| Data sheet status |  |  |  |  |
|-------------------|--|--|--|--|
|                   |  |  |  |  |
|                   |  |  |  |  |

The data sheet contains final product specifications.

#### Limiting values

Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134).

Stress above one or more of the limiting values may cause permanent damage to the device.

These are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

#### **Application information**

Where application information is given, it is advisory and dose not form part of the specification.

| Product Environmental certification |  |
|-------------------------------------|--|
| RoHS                                |  |

Product specification



### 15. Packaging

#### DATE **EPD PACKING INSTRUCTION** DESIGN CHECKED APPROVED Customer Code Ref.P/N PKG Method Туре Surface Marks Pull Tape Blister GDEM102F91 GLASS BACK None YES 2PCS/LAYER, 18LAYER/CTN, TOTAL 36PCS/CTN. Packing Materials List Mode1 Materials Unit Pull tape: Piece Carton 12# 417\*362\*229 mm corrugate Inner Carton 12#(INNER)400\*343 \*95 mm corrugate Piece 20 Blister PET Piece Thin foam Antistatic 335. 8\*259. 6\*T1. 5~1. 8MM EPE 18 Piece Antistatic vacuum bag Foam board Piece 450\*590\*0.075 EPE Piece 16\*5\*T0.05 Piece PULL TAPE Detail: The blister box is rotated Blister box: for placement Note: there are 18 layers of products, Antistatic Empty blister divided into 2 inner boxes, and an empty vacuum bag blister box is placed on the top of each Blister inner box, so the number of blister boxes is 20 Foam board ixed with rubber bands PUT IT INTO 12# INNER CARTON INNER BOX LABEL 12# INNER CARTON PUT TWO 12# INNER CARTON INTO 12# CARTON Packing belt rohs Label **QUANTITY: 2PCS** Epaper Identification Carton No. \_\_\_\_\_ of \_



### 16. Precautions

- (1) Do not apply pressure to the EPD panel in order to prevent damaging it.
- (2) Do not connect or disconnect the interface connector while the EPD panel is in operation.
- (3) Do not touch IC bonding area. It may scratch TFT lead or damage IC function.
- (4) Please be mindful of moisture to avoid its penetration into the EPD panel, which may cause damage during operation.
- (5) If the EPD Panel / Module is not refreshed every 24 hours, a phenomena known as "Ghosting" or "Image Sticking" may occur. It is recommended to refreshed the ESL / EPD Tag every 24 hours in use case. It is recommended that customer ships or stores the ESL / EPD Tag with a completely white image to avoid this issue
- (6) High temperature, high humidity, sunlight or fluorescent light may degrade the EPD panel's performance. Please do not expose the unprotected EPD panel to high temperature, high humidity, sunlight, or fluorescent for long periods of time.
- (7) For more precautions, please click on the link: https://www.good-display.com/news/80.html